Alif Semiconductor /AE512F80F5582LS_CM55_HE_View /LPGPIO /GPIO_LS_SYNC

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as GPIO_LS_SYNC

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (Val_0x0)GPIO_LS_SYNC

GPIO_LS_SYNC=Val_0x0

Description

Synchronization Level Register

Fields

GPIO_LS_SYNC

Writing a 1 to this bit results in all level-sensitive interrupts being synchronized to PCLK_INTR. They are not synchronized to PCLK_INTR by default.

0 (Val_0x0): No synchronization to PCLK_INTR

1 (Val_0x1): Synchronize to PCLK_INTR

Links

() ()